74HC161D集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF中文資料

廠商型號(hào) |
74HC161D |
參數(shù)屬性 | 74HC161D 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC SYNC 4BIT BINARY COUNT 16SOIC |
功能描述 | Presettable synchronous 4-bit binary counter; asynchronous reset |
封裝外殼 | 16-SOIC(0.154",3.90mm 寬) |
文件大小 |
279.75 Kbytes |
頁(yè)面數(shù)量 |
17 頁(yè) |
生產(chǎn)廠商 | NEXPERIA Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導(dǎo)體(中國(guó))有限公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-7 15:51:00 |
人工找貨 | 74HC161D價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
74HC161D規(guī)格書詳情
1. General description
The 74HC161 is a synchronous presettable binary counter with an internal look-head carry.
Synchronous operation is provided by having all flip-flops clocked simultaneously on the positivegoing
edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset HIGH or LOW.
A LOW at the parallel enable input (PE) disables the counting action and causes the data at the
data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset
takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master
reset input (MR) sets Q0 to Q3 LOW regardless of the levels at input pins CP, PE, CET and CEP
(thus providing an asynchronous clear function). The look-ahead carry simplifies serial cascading
of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable
the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a
duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next
cascaded stage. The maximum clock frequency for the cascaded counters is determined by the CP
to TC propagation delay and CEP to CP set-up time, according to the following formula:
Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to
voltages in excess of VCC.
2. Features and benefits
? Wide supply voltage range from 2.0 V to 6.0 V
? CMOS low power dissipation
? High noise immunity
? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
? Complies with JEDEC standards:
? JESD8C (2.7 V to 3.6 V)
? JESD7A (2.0 V to 6.0 V)
? CMOS input levels
? Synchronous counting and loading
? 2 count enable inputs for n-bit cascading
? Asynchronous reset
? Positive-edge triggered clock
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V
? Specified from -40 °C to +85 °C and -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74HC161D,653
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 計(jì)數(shù)器,除法器
- 系列:
74HC
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
二進(jìn)制計(jì)數(shù)器
- 方向:
上
- 復(fù)位:
異步
- 定時(shí):
異步/同步
- 觸發(fā)器類型:
正邊沿
- 工作溫度:
-40°C ~ 125°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
16-SOIC(0.154",3.90mm 寬)
- 供應(yīng)商器件封裝:
16-SO
- 描述:
IC SYNC 4BIT BINARY COUNT 16SOIC
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
23+ |
SO3.9mm |
6800 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
恩XP |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
PHI |
21+ |
SOP |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢價(jià) | ||
恩XP |
24+ |
SOIC? |
5000 |
只做原裝正品現(xiàn)貨 歡迎來(lái)電查詢15919825718 |
詢價(jià) | ||
恩XP |
24+ |
SOP16 |
9000 |
只做原裝,歡迎詢價(jià),量大價(jià)優(yōu) |
詢價(jià) | ||
原廠正品 |
23+ |
SOIC |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
恩XP |
2021+ |
TSSOP-14 |
7600 |
原裝現(xiàn)貨,歡迎詢價(jià) |
詢價(jià) | ||
NEXPERIA/安世 |
22+ |
N/A |
15000 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TE/泰科 |
2508+ |
/ |
182881 |
一級(jí)代理,原裝現(xiàn)貨 |
詢價(jià) | ||
恩XP |
24+ |
TSSOP-14 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) |