首頁>74HC-HCT373>規(guī)格書詳情
74HC-HCT373中文資料SYC數(shù)據(jù)手冊PDF規(guī)格書
74HC-HCT373規(guī)格書詳情
General description
The 74HC373; 74HCT373 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A.
The 74HC373; 74HCT373 is an octal D-type transparent latch featuring separate D-type
inputs for each latch and 3-state outputs for bus oriented applications. A latch enable (LE)
input and an output enable (OE) input are common to all latches.
The 74HC373; 74HCT373 consists of eight D-type transparent latches with 3-state true
outputs. When LE is HIGH, data at the Dn inputs enters the latches. In this condition the
latches are transparent, i.e. a latch output will change state each time its corresponding
D input changes.
When LE is LOW the latches store the information that was present at the D inputs a
set-up time preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents
of the 8 latches are available at the outputs. When OE is HIGH, the outputs go to the highimpedance
OFF-state. Operation of the OE input does not affect the state of the latches.
The 74HC373; 74HCT373 is functionally identical to:
? 74HC563; 74HCT563: but inverted outputs and different pin arrangement
? 74HC573; 74HCT573: but different pin arrangement
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
恩XP |
24+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
PHI |
24+/25+ |
607 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
PHI |
2016+ |
SOP14 |
6528 |
只做進口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
N/A |
23+ |
NA |
15659 |
振宏微專業(yè)只做正品,假一罰百! |
詢價 | ||
HARRIS |
24+ |
SOP-14 |
3500 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
PHI |
05+ |
SOIC |
1000 |
自己公司全新庫存絕對有貨 |
詢價 | ||
原裝MOT |
23+ |
NA |
5000 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
PHI |
25+ |
SOP14 |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
TI/TEXAS |
23+ |
N/A |
8931 |
詢價 | |||
24+ |
5000 |
公司存貨 |
詢價 |