首頁(yè)>74ALVCH162827>規(guī)格書詳情
74ALVCH162827集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器規(guī)格書PDF中文資料

廠商型號(hào) |
74ALVCH162827 |
參數(shù)屬性 | 74ALVCH162827 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器;產(chǎn)品描述:IC BUF NON-INVERT 3.6V 56TSSOP |
功能描述 | 20-bit buffer/line driver; non-inverting; with 30 Ω termination resistors; 3-state |
封裝外殼 | 56-TFSOP(0.240",6.10mm 寬) |
文件大小 |
191.48 Kbytes |
頁(yè)面數(shù)量 |
14 頁(yè) |
生產(chǎn)廠商 | NEXPERIA Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導(dǎo)體(中國(guó))有限公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-11 20:00:00 |
人工找貨 | 74ALVCH162827價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- 74ALVCH16271DLRG4
- 74ALVCH16269DGGRG4
- 74ALVCH16269DLG4
- 74ALVCH16269DLRG4
- 74ALVCH16269ZQLR
- 74ALVCH16271DGGRE4
- 74ALVCH16271DLG4
- 74ALVCH16269DGGRE4
- 74ALVCH16260DGGRG4
- 74ALVCH16260DGGRE4
- 74ALVCH162601DLRG4
- 74ALVCH16260DLRG4
- 74ALVCH162601GRG4
- 74ALVCH162601GRE4
- 74ALVCH162601DLG4
- 74ALVCH16260DLG4
- 74ALVCH16260PAG
- 74ALVCH16270DLRG4
74ALVCH162827規(guī)格書詳情
1 General description
The 74ALVCH162827 20-bit buffers provide high performance bus interface buffering
for wide data/address paths or buses carrying parity. They have NAND output enables
(nOE1 and nOE2) for maximum control flexibility.
The 74ALVCH162827 is designed with 30 Ω series resisters in both the pull-up and pulldown
output structures. This design reduces line noise in applications such as memory
address drivers, clock drivers and bus receivers/transmitters.
To ensure the high impedance state during power up or power down, nOEn should be
tied to VCC through a pullup resistor; the minimum value of the resistor is determined by
the current-sinking/current-sourcing capability of the driver.
The 74ALVCH162827 has active bus hold circuitry which is provided to hold unused or
floating data inputs at a valid logic level. This feature eliminates the need for external
pull-up or pull-down resistors.
2 Features and benefits
? CMOS low power consumption
? MultiByte flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimum noise and ground bounce
? Direct interface with TTL levels (2.7 V to 3.6 V)
? Bus hold on data inputs
? Current drive ± 12 mA at 3.0 V
? Integrated 30 Ω termination resistors
? Complies with JEDEC standards:
– JESD8-5 (2.3 V to 2.7 V)
– JESD8B/JESD36 (2.7 V to 3.6 V)
? ESD protection:
– HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
– CDM JESD22-C101E exceeds 1000 V
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74ALVCH162827DGG
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動(dòng)器,接收器,收發(fā)器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
緩沖器,非反向
- 每個(gè)元件位數(shù):
10
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
12mA,12mA
- 電壓 - 供電:
2.3V ~ 2.7V,3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC BUF NON-INVERT 3.6V 56TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
25+ |
SSOP |
65428 |
百分百原裝現(xiàn)貨 實(shí)單必成 |
詢價(jià) | ||
PHI |
24+ |
NA/ |
3330 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
TI/德州儀器 |
2023+ |
8700 |
原裝現(xiàn)貨 |
詢價(jià) | |||
恩XP |
24+ |
TSSOP-56 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
恩XP |
25+ |
N/A |
6000 |
原裝,請(qǐng)咨詢 |
詢價(jià) | ||
恩XP |
23+ |
NA |
6000 |
原裝現(xiàn)貨訂貨價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
PHI |
24+ |
TSSOP |
15000 |
只做原裝正品現(xiàn)貨 歡迎來(lái)電查詢15919825718 |
詢價(jià) | ||
TI |
25+23+ |
SSOP |
7965 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
恩XP |
21+ |
TSSOP-56 |
8080 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
恩XP |
25+ |
SOP |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) |