最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74ALVCH162601DGG>規(guī)格書詳情

74ALVCH162601DGG中文資料安世數(shù)據(jù)手冊PDF規(guī)格書

74ALVCH162601DGG
廠商型號(hào)

74ALVCH162601DGG

功能描述

18-bit universal bus transceiver with 30 Ω termination resistor; 3-state

文件大小

233.64 Kbytes

頁面數(shù)量

15

生產(chǎn)廠商

NEXPERIA Nexperia B.V. All rights reserved

中文名稱

安世 安世半導(dǎo)體(中國)有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-13 12:35:00

人工找貨

74ALVCH162601DGG價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

74ALVCH162601DGG規(guī)格書詳情

1. General description

The 74ALVCH162601 is an 18-bit universal transceiver featuring non-inverting 3-state bus

compatible outputs in both send and receive directions. Data flow in each direction is controlled by

output enable (OEAB and OEBA), latch enable (LEAB and LEBA) and clock (CPAB and CPBA)

inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH.

When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB is

LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When

OEAB is LOW, the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance

state. The clocks can be controlled with the clock-enable inputs (CEBA and CEAB).

Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.

To ensure the high impedance state during power up or power down, OEBA and OEAB should

be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the

current-sinking/current-sourcing capability of the driver.

The 74ALVCH162601 is designed with 30 Ω series resistors in both HIGH or LOW output stage.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

2. Features and benefits

? CMOS low power consumption

? MultiByte flow-through standard pin-out architecture

? Low inductance multiple VCC and GND pins for minimum noise and ground bounce

? Direct interface with TTL levels

? Bus hold on data inputs

? Integrated 30 Ω termination resistors.

? Complies with JEDEC standards:

? JESD8-5 (2.3 V to 2.7 V)

? JESD8B/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

? CDM JESD22-C101E exceeds 1000 V

產(chǎn)品屬性

  • 型號(hào):

    74ALVCH162601DGG

  • 功能描述:

    總線收發(fā)器 18-BIT UNIV BUS

  • RoHS:

  • 制造商:

    Fairchild Semiconductor

  • 邏輯類型:

    CMOS

  • 邏輯系列:

    74VCX

  • 每芯片的通道數(shù)量:

    16

  • 輸入電平:

    CMOS

  • 輸出電平:

    CMOS

  • 輸出類型:

    3-State

  • 高電平輸出電流:

    - 24 mA

  • 低電平輸出電流:

    24 mA

  • 傳播延遲時(shí)間:

    6.2 ns

  • 電源電壓-最大:

    2.7 V, 3.6 V

  • 電源電壓-最?。?/span>

    1.65 V, 2.3 V

  • 最大工作溫度:

    + 85 C

  • 封裝/箱體:

    TSSOP-48

  • 封裝:

    Reel

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
Nexperia(安世)
2021+
TSSOP-56
499
詢價(jià)
恩XP
22+
TSSOP-14
12000
只有原裝,原裝,假一罰十
詢價(jià)
恩XP
21+
TSSOP
1106
原裝現(xiàn)貨假一賠十
詢價(jià)
恩XP
24+
1476
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對接
詢價(jià)
Rochester
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價(jià)
24+
N/A
67000
一級(jí)代理-主營優(yōu)勢-實(shí)惠價(jià)格-不悔選擇
詢價(jià)
Nexper
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
恩XP
23+
TSSOP-14
8080
正規(guī)渠道,只有原裝!
詢價(jià)
恩XP
24+
TSSOP-14
30000
原裝正品公司現(xiàn)貨,假一賠十!
詢價(jià)
恩XP
24+
TSSOP-14
10000
十年沉淀唯有原裝
詢價(jià)