最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>5P49V5913BDDDNLGI>規(guī)格書(shū)詳情

5P49V5913BDDDNLGI中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

5P49V5913BDDDNLGI
廠商型號(hào)

5P49V5913BDDDNLGI

功能描述

Programmable Clock Generator

文件大小

818.03 Kbytes

頁(yè)面數(shù)量

36 頁(yè)

生產(chǎn)廠商

RENESAS

中文名稱(chēng)

瑞薩

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 15:01:00

人工找貨

5P49V5913BDDDNLGI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

5P49V5913BDDDNLGI規(guī)格書(shū)詳情

描述 Description

The 5P49V5913 is a programmable clock generator intended

for high performance consumer, networking, industrial,

computing, and data-communications applications.

Configurations may be stored in on-chip One-Time

Programmable (OTP) memory or changed using I2C

interface. This is IDTs fifth generation of programmable clock

technology (VersaClock? 5).

The frequencies are generated from a single reference clock.

The reference clock can come from one of the two redundant

clock inputs. A glitchless manual switchover function allows

one of the redundant clocks to be selected during normal

operation.

Two select pins allow up to 4 different configurations to be

programmed and accessible using processor GPIOs or

bootstrapping. The different selections may be used for

different operating modes (full function, partial function, partial

power-down), regional standards (US, Japan, Europe) or

system production margin testing.

The device may be configured to use one of two I2C

addresses to allow multiple devices to be used in a system.

特性 Features

? Generates up to two independent output frequencies

? High performance, low phase noise PLL, < 0.7ps RMS

typical phase jitter on outputs:

– PCIe Gen1, 2, 3 compliant clock capability

– USB 3.0 compliant clock capability

– 1GbE and 10GbE

? Two fractional output dividers (FODs)

? Independent Spread Spectrum capability on each output

pair

? Four banks of internal non-volatile in-system

programmable or factory programmable OTP memory

? I

2C serial programming interface

? One reference LVCMOS output clock

? Two universal output pairs:

– Each configurable as one differential output pair or two

LVCMOS outputs

? I/O Standards:

– Single-ended I/Os: 1.8V to 3.3V LVCMOS

– Differential I/Os: LVPECL, LVDS and HCSL

? Input frequency ranges:

– LVCMOS Reference Clock Input (XIN/REF) – 1MHz to

200MHz

– LVDS, LVPECL, HCSL Differential Clock Input (CLKIN,

CLKINB) – 1MHz to 350MHz

– Crystal frequency range: 8MHz to 40MHz

? Output frequency ranges:

– LVCMOS Clock Outputs – 1MHz to 200MHz

– LVDS, LVPECL, HCSL Differential Clock Outputs –

1MHz to 350MHz

? Individually selectable output voltage (1.8V, 2.5V, 3.3V) for

each output pair

? Redundant clock inputs with manual switchover

? Programmable loop bandwidth

? Programmable slew rate control

? Programmable crystal load capacitance

? Individual output enable/disable

? Power-down mode

? 1.8V, 2.5V or 3.3V core VDDD, VDDA

? 4 × 4 mm 24-VFQFPN package

? -40° to +85°C industrial temperature operation

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
RENESAS(瑞薩)/IDT
2447
VFQFPN-24(4x4)
315000
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢(xún)價(jià)
RENESAS(瑞薩電子)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂(yōu)
詢(xún)價(jià)
Renesas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
Renesas
25+
電聯(lián)咨詢(xún)
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢(xún)價(jià)
IDT
22+
24VFQFPN
9000
原廠渠道,現(xiàn)貨配單
詢(xún)價(jià)
IDT, Integrated Device Technol
24+
24-VFQFPN(4x4)
56200
一級(jí)代理/放心采購(gòu)
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
24+
QFN24EP(4x4)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
2021+
VFQFPN-24(4x4)
499
詢(xún)價(jià)
IDT
1931+
N/A
1186
加我qq或微信,了解更多詳細(xì)信息,體驗(yàn)一站式購(gòu)物
詢(xún)價(jià)
IDT
22+
NA
1186
加我QQ或微信咨詢(xún)更多詳細(xì)信息,
詢(xún)價(jià)